Hello everyone,
I am learning about how to utilize QuickLogic's core IP for AI/ML applications running on an FPGA. I see some documents discussing eFPGA and supporting tools, but I am unsure how people have implemented it in practice to optimize performance and reduce latency.
Pokerogue
Has anyone done AI/ML projects on an FPGA with QuickLogic and can share their experiences, challenges, and optimization tips?
Thank you very much!